Chair of Dependable Nano Computing (CDNC)

Testing Digital Systems II

  • type: Vorlesung (V)
  • semester: SS 2020
  • time: 2020-04-20
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten


    2020-04-27
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-05-04
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-05-11
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-05-18
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-05-25
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-06-08
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-06-15
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-06-22
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-06-29
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-07-06
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-07-13
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten

    2020-07-20
    09:45 - 11:15 wöchentlich
    50.34 Raum -118
    50.34 INFORMATIK, Kollegiengebäude am Fasanengarten


  • lecturer: Prof. Dr. Mehdi Baradaran Tahoori
  • sws: 2
  • lv-no.: 2400014

This lecture will be offered online (live interactive stream) at the planned lecture time using the Zoom platform. All the information including Zoom link and course materials will be available on ILIAS.

Content of teaching

Testing of digital circuits plays a critical role during the design and manufacturing cycles. It also ensures the quality of parts shipped to the customers. Test generation and design for testability are integral parts of automated design flow of all electronic products. The objective of this course is to provide more advanced topics on testing of digital systems and complement the foundation covered in Testing Digital Systems I.Topics include Functional and Structural Testing (design verification vectors, exhaustive test, pseudo-exhaustive test, pseudo-random testing), Essentials of Test Generation for Sequential Circuits (state-machine initialization, time-frame expansion method), Built-in Self Test (test economics of BIST, test pattern generation, output respone analysis, BIST architectures), Boundry Scan (Boundry scan architectures, BS test methodology), Delay Testing (path delay test, hazard-free, robust, and non-robust delay tests), transition faults, delay test schemes), Current-Based Testing (motivation, test vectores for IDDQ, variations of IDDQ), Memory Test (memory test algorithm, memory BIST, memory repair), and DFT for System-on-Chip.

Workload

2 SWS / 3 ECTS

Aim

The objective of this course is to provide more advanced topics on testing of digital systems and complement the foundation covered in Testing Digital Systems I.

Exam description

Die Erfolgskontrolle wird in der Modulbeschreibung erläutert.